Title :
Output-capacitorless low-dropout regulator using a cascoded flipped voltage follower
Author_Institution :
Dept. of Microelectron. Syst., Gdansk Univ. of Technol., Gdansk, Poland
fDate :
9/1/2011 12:00:00 AM
Abstract :
An improved flipped voltage follower (FVF) and its application to a low-dropout (LDO) voltage regulator are presented. The proposed FVF improves most weaknesses of the classical one, namely its poor time response to the output current change from low to high value and poor stability for large capacitive load. The most important parameters of the modified FVF are analysed and described by analytical expressions. The parameters of the classical FVF and the improved one are compared and discussed. LDO regulator using the improved FVF is designed and implemented in AMS CMOS 0.35 m technology. The measurement results of a test circuit show its relatively high current efficiency of 74 and 99.93 for output current 100 μA and 50 mA, respectively. The output voltage overshoot and undershoot are below 46 and 75 mV for output current change from 0.1 to 50 mA with the rise and fall times equal to 0.3 s, and load capacitance 0 100 pF.
Keywords :
CMOS integrated circuits; operational amplifiers; voltage regulators; AMS CMOS technology; capacitance 0 pF to 100 pF; capacitive load; cascoded flipped voltage follower; current 100 muA; current 50 mA; low-dropout voltage regulator; output voltage overshoot; output-capacitorless low-dropout regulator; size 0.35 mum; test circuit; time response;
Journal_Title :
Circuits, Devices & Systems, IET
DOI :
10.1049/iet-cds.2010.0431