DocumentCode :
1343556
Title :
A 16-bit, 125 MS/s, 385 mW, 78.7 dB SNR CMOS Pipeline ADC
Author :
Devarajan, Siddharth ; Singer, Larry ; Kelly, Dan ; Decker, Steven ; Kamath, Abhishek ; Wilkins, Paul
Author_Institution :
Analog Devices Inc., Wilmington, MA, USA
Volume :
44
Issue :
12
fYear :
2009
Firstpage :
3305
Lastpage :
3313
Abstract :
A 16-bit 125 MS/s pipeline analog-to-digital converter (ADC) implemented in a 0.18 ¿m CMOS process is presented in this paper. A SHA-less 4-bit front-end is used to achieve low power and minimize the size of the input sampling capacitance in order to ease drivability. The ADC includes foreground factory digital calibration to correct for capacitor mismatches and dithering that can be optionally enabled to improve small-signal linearity. This ADC achieves an SNR of 78.7 dB, an SNDR of 78.6 dB and an SFDR of 96 dB with a 30 MHz input signal, while maintaining an SNR > 76 dB and an SFDR > 85 dB up to 150 MHz input signals. Further, with dithering enabled the worst spur is <-98 dB for inputs below -4 dBFS at 100 MHz IF. The ADC consumes 385 mW from a 1.8 V supply.
Keywords :
CMOS digital integrated circuits; analogue-digital conversion; CMOS pipeline analog-to-digital converter; SHA-less 4-bit front-end; foreground factory digital calibration; frequency 100 MHz; frequency 150 MHz; frequency 30 MHz; power 385 mW; size 0.18 mum; voltage 1.8 V; Analog-digital conversion; CMOS process; CMOS technology; Calibration; Costs; Linearity; Pipelines; Sampling methods; Switched capacitor circuits; Wireless communication; ADC; CMOS; SHA-less; amplifier; calibration; comparator; dither; pipeline; switched-capacitor circuits;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2009.2032636
Filename :
5342343
Link To Document :
بازگشت