Title :
Efficient multiplier architectures for Galois fields GF(24n )
Author :
Paar, Christof ; Fleischmann, Peter ; Roeise, P.
Author_Institution :
Dept. of Electr. & Comput. Eng., Worcester Polytech. Inst., MA, USA
fDate :
2/1/1998 12:00:00 AM
Abstract :
This contribution introduces a new class of multipliers for finite fields GF((2n)4). The architecture is based on a modified version of the Karatsuba-Ofman algorithm (KOA). By determining optimized field polynomials of degree four, the last stage of the KOA and the module reduction can be combined. This saves computation and area in VLSI implementations. The new algorithm leads to architectures which show a considerably improved gate complexity compared to traditional approaches and reduced delay if compared with KOA-based architectures with separate module reduction. The new multipliers lead to highly modular architectures and are, thus, well suited for VLSI implementations. Three types of field polynomials are introduced and conditions for their existence are established. For the small fields, where n=2,3,...,8, which are of primary technical interest, optimized field polynomials were determined by an exhaustive search. For each field order, exact space and time complexities are provided
Keywords :
Galois fields; computational complexity; digital arithmetic; Galois fields; Karatsuba-Ofman algorithm; VLSI architecture; VLSI implementations; bit parallel; complexities; composite fields; exhaustive search; field polynomials; finite fields; modulo reduction; multiplication; multiplier architectures; multipliers; Application software; Arithmetic; Computational complexity; Computer architecture; Computer network reliability; Delay; Galois fields; Polynomials; Signal processing algorithms; Very large scale integration;
Journal_Title :
Computers, IEEE Transactions on