Title :
Pipelined Discrete Wavelet Transform Architecture Scanning Dual Lines
Author :
Song, Jinook ; Park, In-Cheol
Author_Institution :
Dept. of Electr. Eng., Korea Adv. Inst. of Sci. & Technol., Daejeon, South Korea
Abstract :
A new discrete wavelet transform (DWT) architecture is proposed to realize a memory-efficient 2-D DWT processor. The proposed DWT processor conforms to dual-line scanning to remove the transpose buffer. In the previous single-line DWT architectures, the transpose buffer size is proportional to the row size of the image. The conventional dual-line DWT architecture is constructed by using the convolution-based filter structure and replicates registers to alternatively deal with two lines, resulting in a long delay, as well as a number of operators and registers. The proposed architecture is based on the lifting-based DWT to embed the additional registers in the middle of the DWT operation. In addition, the computation topology is optimized for the proposed dual-line DWT architecture to achieve almost the same hardware cost and critical path as the single-line DWT architecture.
Keywords :
convolution; digital signal processing chips; discrete wavelet transforms; filtering theory; image processing; pipeline processing; additional register embedding; computation topology; convolution-based filter structure; dual-line scanning; memory-efficient 2D DWT processor; pipelined discrete wavelet transform architecture; transpose buffer removal; Digital cinema initiative (DCI); discrete wavelet transform (DWT); pipeline processing;
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
DOI :
10.1109/TCSII.2009.2035257