DocumentCode :
1352582
Title :
A High-Level Power Model for MPSoC on FPGA
Author :
Piscitelli, Roberta ; Pimentel, Andy D.
Author_Institution :
Inf. Inst., Univ. of Amsterdam, Amsterdam, Netherlands
Volume :
11
Issue :
1
fYear :
2012
Firstpage :
13
Lastpage :
16
Abstract :
This paper presents a framework for high-level power estimation of multiprocessor systems-on-chip (MPSoC) architectures on FPGA. The technique is based on abstract execution profiles, called event signatures. As a result, it is capable of achieving good evaluation performance, thereby making the technique highly useful in the context of early system-level design space exploration. We have integrated the power estimation technique in a system-level MPSoC synthesis framework. Using this framework, we have designed a range of different candidate MPSoC architectures and compared our power estimation results to those from real measurements on a Virtex-6 FPGA board.
Keywords :
field programmable gate arrays; integrated circuit design; multiprocessing systems; performance evaluation; power aware computing; system-on-chip; Virtex-6 FPGA board; abstract execution profiles; event signatures; high-level power estimation framework; high-level power model; multiprocessor systems-on-chip architectures; performance evaluation; power estimation technique; system-level MPSoC synthesis framework; system-level design space exploration; Computational modeling; Computer architecture; Estimation; Field programmable gate arrays; Mathematical model; Microprocessors; Power demand; Formal models; Performance Analysis and Design Aids; Simulation;
fLanguage :
English
Journal_Title :
Computer Architecture Letters
Publisher :
ieee
ISSN :
1556-6056
Type :
jour
DOI :
10.1109/L-CA.2011.24
Filename :
6051398
Link To Document :
بازگشت