• DocumentCode
    1361383
  • Title

    Synchronization Analysis of Networks of Self-Sampled All-Digital Phase-Locked Loops

  • Author

    Akré, Jean-Michel N. ; Juillard, Jérôme ; Galayko, Dimitri ; Colinet, Eric

  • Author_Institution
    E3S, SUPELEC, Gif-sur-Yvette, France
  • Volume
    59
  • Issue
    4
  • fYear
    2012
  • fDate
    4/1/2012 12:00:00 AM
  • Firstpage
    708
  • Lastpage
    720
  • Abstract
    This paper analyses the stability of the synchronized state in Cartesian networks of identical all-digital phase-locked loops (ADPLLs) for clock distribution applications. Such networks consist in Cartesian grids of digitally-controlled oscillator nodes, where each node communicates only with its nearest neighbors. Under certain conditions, we show that the whole network may synchronize both in phase and frequency. A key aspect of this study lies in the fact that, in the absence of an absolute reference clock, the loop-filter in each ADPLL is operated on the irregular rising edges of the local oscillator and consequently, does not use the same operands depending on whether the local clock is leading or lagging. Under simple assumptions, these networks of so-called "self-sampled" all-digital phase-locked-loops (SS-ADPLLs) can be described as piecewise-linear systems, the stability of which is notoriously difficult to establish. The main contribution of this paper is a simple design rule that must be met by the coefficients of each loop-filter in order to achieve synchronization in a Cartesian network of arbitrary size. Transient simulations indicate that this necessary synchronization condition may also be sufficient for a specific (but important) class of SS-ADPLLs. A synthesis of the different approaches that have been conducted in the study of the synchronization of SS-ADPLLs is also done.
  • Keywords
    clock distribution networks; digital filters; digital phase locked loops; phase locked oscillators; synchronisation; Cartesian grid; Cartesian network; SS-ADPLL; absolute reference clock; clock distribution application; digitally-controlled oscillator node; identical ADPLL; identical all-digital phase-locked loop; loop-filter; piecewise-linear system; self-sampled all-digital phase-locked loop; synchronization analysis; Circuit stability; Clocks; Equations; Mathematical model; Phase locked loops; Stability analysis; Synchronization; Asymptotic stability; digital circuits; nonlinear network analysis; phase-locked loops; synchronization;
  • fLanguage
    English
  • Journal_Title
    Circuits and Systems I: Regular Papers, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1549-8328
  • Type

    jour

  • DOI
    10.1109/TCSI.2011.2169745
  • Filename
    6060838