DocumentCode
1362885
Title
4+1-transistor pixel architecture for high-speed, high-resolution CMOS image sensors
Author
Xhakoni, A. ; San Segundo Bello, David ; De Wit, P. ; Gielen, G.
Author_Institution
KU Leuven, Leuven, Belgium
Volume
47
Issue
22
fYear
2011
Firstpage
1221
Lastpage
1223
Abstract
A pixel architecture is introduced which allows a drastic reduction of the column capacitance of a monolithic pixel array. It consists of a classic 4T pixel architecture together with an extra switch added at regular positions in the column array and shared by a group of pixels of the column. In this way, each pixel will see an output capacitance proportional to the number of pixels sharing the extra switch and the total number of extra switches.
Keywords
CMOS image sensors; MOSFET; image resolution; CMOS image sensor; classic 4T pixel architecture; column array; column capacitance reduction; monolithic pixel array; output capacitance; transistor pixel architecture;
fLanguage
English
Journal_Title
Electronics Letters
Publisher
iet
ISSN
0013-5194
Type
jour
DOI
10.1049/el.2011.2624
Filename
6062003
Link To Document