• DocumentCode
    1362889
  • Title

    A Chip-Stacked Memory for On-Chip SRAM-Rich SoCs and Processors

  • Author

    Saito, Hideaki ; Nakajima, Masayuki ; Okamoto, Takumi ; Yamada, Yusuke ; Ohuchi, Akira ; Iguchi, Noriyuki ; Sakamoto, Toshitsugu ; Yamaguchi, Koichi ; Mizuno, Masayuki

  • Author_Institution
    NEC Corp., Sagamihara, Japan
  • Volume
    45
  • Issue
    1
  • fYear
    2010
  • Firstpage
    15
  • Lastpage
    22
  • Abstract
    A dynamic-reconfigurable memory chip is fabricated, by which on-chip memories of an SoC chip can be moved to the memory chip to increase the efficiency of memory usage, and stacked on a logic chip by using three dimensional packaging technology. In the memory chip, many RAM-macros are arrayed and they are connected through two dimensional mesh network interconnects. By using memory-specified network interconnects, area overhead of network interconnects for the memory chip is reduced by 63% and the latency overhead by 43%. Signal lines between the two chips are directly connected by 10-¿m-pitch inter-chip electrodes, resulting in fast and low-energy inter-chip transmission.
  • Keywords
    SRAM chips; system-on-chip; 3D packaging technology; SoC; chip-stacked memory; dynamic-reconfigurable memory chip; memory-specified network interconnect; mesh network interconnect; on-chip SRAM; size 10 micron; Bandwidth; Delay; Electrodes; Logic; Memory architecture; Memory management; Mesh networks; Mobile handsets; Packaging; Random access memory; 3-D IC; Chip stacking; SoC; dynamic reconfiguration; memory chip;
  • fLanguage
    English
  • Journal_Title
    Solid-State Circuits, IEEE Journal of
  • Publisher
    ieee
  • ISSN
    0018-9200
  • Type

    jour

  • DOI
    10.1109/JSSC.2009.2034078
  • Filename
    5357565