• DocumentCode
    1362907
  • Title

    Optical I/O Technology for Tera-Scale Computing

  • Author

    Young, Ian A. ; Mohammed, Edris ; Liao, Jason T S ; Kern, Alexandra M. ; Palermo, Samuel ; Block, Bruce A. ; Reshotko, Miriam R. ; Chang, Peter L D

  • Author_Institution
    Intel Corp., Hillsboro, OR, USA
  • Volume
    45
  • Issue
    1
  • fYear
    2010
  • Firstpage
    235
  • Lastpage
    248
  • Abstract
    This paper describes both a near term and a long term optical interconnect solution, the first based on a packaging architecture and the second based on a monolithic photonic CMOS architecture. The packaging-based optical I/O architecture implemented with 90 nm CMOS transceiver circuits, 1 × 12 VCSEL/detector arrays and polymer waveguides achieves 10 Gb/s/channel at 11 pJ/b. A simple TX pre-emphasis technique enables a potential 18 Gb/s at 9.6 pJ/b link efficiency. Analysis predicts this architecture to reach less than 1 pJ/b at the 16 nm CMOS technology node. A photonic CMOS process enables higher bandwidth and lower energy-per-bit for chip-to-chip optical I/O through integration of electro-optical polymer based modulators, silicon nitride waveguides and polycrystalline germanium (Ge) detectors into a CMOS logic process. Experimental results for the photonic CMOS ring resonator modulators and Ge detectors demonstrate performance above 20 Gb/s and analysis predicts that photonic CMOS will eventually enable energy efficiency better than 0.3 pJ/b with 16 nm CMOS. Optical interconnect technologies such as these using multi-lane communication or wavelength division multiplexing have the potential to achieve TB/s interconnect and enable platforms suitable for the tera-scale computing era.
  • Keywords
    CMOS digital integrated circuits; electronics packaging; germanium; integrated optics; optical arrays; optical interconnections; optical resonators; transceivers; CMOS logic process; CMOS transceiver circuit; Ge; VCSEL; bit rate 10 Gbit/s; bit rate 18 Gbit/s; detector arrays; electro-optical polymer; monolithic photonic CMOS architecture; optical I/O technology; optical interconnect solution; packaging architecture; photonic CMOS process; photonic CMOS ring resonator modulator; polymer waveguides; size 90 nm; tera-scale computing; CMOS technology; Computer architecture; Optical arrays; Optical computing; Optical interconnections; Optical modulation; Optical polymers; Optical ring resonators; Optical waveguides; Packaging; Computers; I/O; VCSEL; bandwidth; chip-to-chip; energy efficiency; interconnect; modulator; optical; photodetector; photonic CMOS;
  • fLanguage
    English
  • Journal_Title
    Solid-State Circuits, IEEE Journal of
  • Publisher
    ieee
  • ISSN
    0018-9200
  • Type

    jour

  • DOI
    10.1109/JSSC.2009.2034444
  • Filename
    5357567