Title :
Being stingy with multipliers
Author :
Owens, Robert Michael ; Irwin, Mary Jane
Author_Institution :
Dept. of Comput. Sci., Pennsylvania State Univ., University Park, PA, USA
fDate :
6/1/1990 12:00:00 AM
Abstract :
It is shown that from an implementation point of view it is often the case that the chip area occupied by a VLSI signal processor is dominated and, therefore, largely determined by the area which must be devoted to multipliers. Therefore, signal processors which have high multiplier utilization (i.e. attain a higher throughput for a given number of multipliers) are of interest because it is possible for them to also attain good VLSI area utilization. Several signal processing architectures which have optimal multiplier utilization, are presented. These architectures are compared to several more conventional alternatives. It is also shown how the architectures achieve better multiplier utilization and, hence VLSI area utilization without suffering a degradation in utilization of other sources (e.g. adders and interconnect)
Keywords :
VLSI; digital signal processing chips; signal processing equipment; VLSI signal processor; adders; interconnect; multipliers; signal processing architectures; Computer architecture; Convolution; Degradation; Discrete Fourier transforms; Finite impulse response filter; Pipeline processing; Signal processing; Signal processing algorithms; Throughput; Very large scale integration;
Journal_Title :
Computers, IEEE Transactions on