• DocumentCode
    1369780
  • Title

    Improving FPGA Placement With Dynamically Adaptive Stochastic Tunneling

  • Author

    Lin, Mingjie ; Wawrzynek, John

  • Author_Institution
    Dept. of Electr. Eng. & Comput. Sci., Univ. of California, Berkeley, CA, USA
  • Volume
    29
  • Issue
    12
  • fYear
    2010
  • Firstpage
    1858
  • Lastpage
    1869
  • Abstract
    This paper develops a dynamically adaptive stochastic tunneling (DAST) algorithm to avoid the “freezing” problem commonly found when using simulated annealing for circuit placement on field-programmable gate arrays (FPGAs). The main objective is to reduce the placement runtime and improve the quality of final placement. We achieve this by allowing the DAST placer to tunnel energetically inaccessible regions of the potential solution space, adjusting the stochastic tunneling schedule adaptively by performing detrended fluctuation analysis, and selecting move types dynamically by a multi-modal scheme based on Gibbs sampling. A prototype annealing-based placer, called DAST, was developed as part of this paper. It targets the same computer-aided design flow as the standard versatile placement and routing (VPR) but replaces its original annealer with the DAST algorithm. Our experimental results using the benchmark suite and FPGA architecture file which comes with the Toronto VPR5 software package have shown a 18.3% reduction in runtime and a 7.2% improvement in critical-path delay over that of conventional VPR.
  • Keywords
    field programmable gate arrays; stochastic processes; FPGA placement; Gibbs sampling; Toronto VPR5 software package; annealing-based placer; benchmark suite; circuit placement; computer-aided design flow; critical-path delay; detrended fluctuation analysis; dynamically adaptive stochastic tunneling algorithm; field-programmable gate arrays; multimodal scheme; placement runtime reduction; Annealing; Communities; Integrated circuit modeling; Logic gates; Optimization; Runtime; Tunneling; Field-programmable gate array (FPGA); placement; simulated annealing; stochastic tunneling;
  • fLanguage
    English
  • Journal_Title
    Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0278-0070
  • Type

    jour

  • DOI
    10.1109/TCAD.2010.2061670
  • Filename
    5621041