DocumentCode :
137339
Title :
A 7.86 mW +12.5 dBm in-band IIP3 8-to-320 MHz capacitive harmonic rejection mixer in 65nm CMOS
Author :
Chul Kim ; Sohmyung Ha ; Thomas, Cedric ; Joshi, S. ; Jongkil Park ; Larson, Lawrence ; Cauwenberghs, Gert
Author_Institution :
Univ. of California, San Diego, La Jolla, CA, USA
fYear :
2014
fDate :
22-26 Sept. 2014
Firstpage :
227
Lastpage :
230
Abstract :
We present a low-power high-linearity capacitive harmonic rejection mixer for cognitive radio applications. A passive mixer first receiver with capacitive 16-phase sinusoidal weighting implements harmonic rejection down-conversion, and an AC-coupled fully differential capacitor feedback transimpedance amplifier provides baseband linear voltage gain and band-pass filtering achieving an in-band IIP3 of +12.5 dBm at 320 MHz LO over 3 MHz baseband. The 1.62mm2 mixer in 65nm CMOS consumes 40 μW per I/Q complex output channel, and 7.82 mW for 16-phase PLL clock generation and distribution.
Keywords :
CMOS integrated circuits; UHF integrated circuits; UHF mixers; cognitive radio; feedback amplifiers; low-power electronics; operational amplifiers; 16-phase PLL clock generation; AC-coupled fully differential capacitor feedback transimpedance amplifier; CMOS process; band-pass filtering; baseband linear voltage gain; capacitive 16-phase sinusoidal weighting; cognitive radio; frequency 8 MHz to 320 MHz; harmonic rejection down-conversion; in-band IIP3 capacitive harmonic rejection mixer; low-power high-linearity capacitive harmonic rejection mixer; passive mixer first receiver; power 40 muW; power 7.86 mW; size 65 nm; CMOS integrated circuits; Capacitors; Clocks; Harmonic analysis; Mixers; Phase locked loops; Receivers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
European Solid State Circuits Conference (ESSCIRC), ESSCIRC 2014 - 40th
Conference_Location :
Venice Lido
ISSN :
1930-8833
Print_ISBN :
978-1-4799-5694-4
Type :
conf
DOI :
10.1109/ESSCIRC.2014.6942063
Filename :
6942063
Link To Document :
بازگشت