• DocumentCode
    1374389
  • Title

    Flip-Flop Energy/Performance Versus Clock Slope and Impact on the Clock Network Design

  • Author

    Alioto, Massimo ; Consoli, Elio ; Palumbo, Gaetano

  • Author_Institution
    Dipt. di Ing. dellTnformazione (DII), Univ. di Siena, Siena, Italy
  • Volume
    57
  • Issue
    6
  • fYear
    2010
  • fDate
    6/1/2010 12:00:00 AM
  • Firstpage
    1273
  • Lastpage
    1286
  • Abstract
    In this paper, the influence of the clock slope on the speed of various classes of flip-flops (FFs) and on the overall energy dissipation of both FFs and clock domain buffers is analyzed. Analysis shows that an optimum clock slope exists, which minimizes the energy spent in a clock domain. Results show that the clock slope requirement can be relaxed with respect to traditional assumptions, leading up to 30 ÷40 % energy savings and at a very small speed performance penalty. The effectiveness of the clock slope optimization is discussed in detail for the existing classes of FFs. The impact of such an optimization in terms of additive skew and jitter contributions is discussed, together to the analysis of the impact of technology scaling. Extensive post-layout simulations on a 65-nm CMOS technology are performed to check the validity of the underlying assumptions and approximations.
  • Keywords
    CMOS logic circuits; clocks; flip-flops; jitter; CMOS technology; additive skew; clock domain buffers; clock network design; clock slope optimization; flip-flop energy; flip-flop performance; jitter contributions; post-layout simulations; size 65 nm; Clock domain; VLSI; clock slope; clocking; energy consumption; flip-flops; high-speed; low power; skew;
  • fLanguage
    English
  • Journal_Title
    Circuits and Systems I: Regular Papers, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1549-8328
  • Type

    jour

  • DOI
    10.1109/TCSI.2009.2030113
  • Filename
    5371919