DocumentCode
1377669
Title
Clock-Jitter-Tolerant Wideband Receivers: An Optimized Multichannel Filter-Bank Approach
Author
Hoyos, Sebastian ; Pentakota, Srikanth ; Yu, Zhuizhuan ; Abdel Ghany, Ehab Sobhy ; Chen, Xi ; Saad, Ramy ; Palermo, Samuel ; Silva-Martinez, Jose
Author_Institution
Dept. of Electr. & Comput. Eng., Texas A&M Univ., College Station, TX, USA
Volume
58
Issue
2
fYear
2011
Firstpage
253
Lastpage
263
Abstract
Clock jitter is one of the most fundamental obstacles in realizing future generations of wideband receivers. Stringent jitter specifications in the sampling clocks of high-performance single-channel and multichannel time-interleaved analog-to-digital converters severely limit the evolution of baseband receivers. This paper presents an analytical framework for the design of clock-jitter-tolerant low-order multichannel filter-bank receivers, with techniques to dramatically lower the sampling-clock-jitter specifications. Although it is well understood that high-order frequency-channelized receivers provide higher tolerance to sampling jitter, this paper shows that low-order bandwidth-optimized multichannel receivers can achieve similar sampling-jitter tolerance. Additionally, this paper presents design tradeoffs and specifications of an example multichannel receiver that can process a 5-GHz baseband signal with 40 dB of signal-to-noise-ratio using sampling clocks that can tolerate up to 5 prmss clock jitter. In comparison, existing architectures based on time-interleaving require 0.5 prmss clock jitter for the given specifications. This extreme jitter tolerance allows for relaxed design of clocking systems, which averts a major roadblock in future wideband-communication-receiver development and provides the potential to enable several high-data-rate communication applications.
Keywords
analogue-digital conversion; channel bank filters; clocks; radio receivers; timing jitter; baseband receivers; clock jitter; frequency 5 GHz; frequency-channelized receivers; high data rate communication; high-order receivers; multichannel analog-to-digital converters; optimized multichannel filter bank; sampling clocks; sampling-jitter tolerance; time-interleaved analog-to-digital converters; wideband communication; wideband receivers; Baseband receivers; channel bank filters; jitter;
fLanguage
English
Journal_Title
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher
ieee
ISSN
1549-8328
Type
jour
DOI
10.1109/TCSI.2010.2072090
Filename
5634141
Link To Document