DocumentCode :
1377766
Title :
0.84 ps Resolution Clock Skew Measurement via Subsampling
Author :
Amrutur, Bharadwaj ; Das, Pratap Kumar ; Vasudevamurthy, Rajath
Author_Institution :
Dept. of Electr. Commun. Eng., Indian Inst. of Sci., Bangalore, India
Volume :
19
Issue :
12
fYear :
2011
Firstpage :
2267
Lastpage :
2275
Abstract :
An all-digital on-chip clock skew measurement system via subsampling is presented. The clock nodes are subsampled with a near-frequency asynchronous sampling clock to result in beat signals which are themselves skewed in the same proportion but on a larger time scale. The beat signals are then suitably masked to extract only the skews of the rising edges of the clock signals. We propose a histogram of the arithmetic difference of the beat signals which decouples the relationship of clock jitter to the minimum measurable skew, and allows skews arbitrarily close to zero to be measured with a precision limited largely by measurement time, unlike the conventional XOR based histogram approach. We also analytically show that the proposed approach leads to an unbiased estimate of skew. The measured results from a 65 nm delay measurement front-end indicate that for an input skew range of ±1 fan-out-of-4 (FO4) delay, ±3σ resolution of 0.84 ps can be obtained with an integral error of 0.65 ps. We also experimentally demonstrate that a frequency modulation on a sampling clock maintains precision, indicating the robustness of the technique to jitter. We also show how FM modulation helps in restoring precision in case of rationally related clocks.
Keywords :
clocks; frequency modulation; signal sampling; timing jitter; FM modulation; FO4 delay; all-digital on-chip clock skew measurement system; clock jitter; conventional XOR; frequency modulation; histogram approach; near-frequency asynchronous sampling clock signal; size 65 nm; subsampling; time 0.65 ps; time 0.84 ps; Clocks; Delay; Frequency modulation; Histograms; Jitter; Robustness; Semiconductor device measurement; Signal sampling; Arithmetic difference; asynchronous subsampling; clock skew measurement; frequency modulation; histogram analysis; time-to-digital converter;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2010.2083706
Filename :
5634156
Link To Document :
بازگشت