DocumentCode :
1378481
Title :
Static power analysis for power-driven synthesis
Author :
Yuan, S.-Y. ; Chen, K.-H. ; Jou, J.-Y. ; Kuo, S.-Y.
Author_Institution :
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei, Taiwan
Volume :
145
Issue :
2
fYear :
1998
fDate :
3/1/1998 12:00:00 AM
Firstpage :
89
Lastpage :
95
Abstract :
A new static power analysis method for CMOS combinational circuits is presented. This approach integrates the simulation-based method and the probabilistic method. And can establish the relationships between the primary inputs and the internal nodes in the circuit. Based on the relationships, our approach can also indicate which internal node or input sequence consumes the most power. It is thus suitable for performing power estimation in the synthesis environment for power optimisation. To the best of our knowledge, this is the first attempt to develop a systematic way to symbolically represent the relationships between the primary inputs and the power consumption at every internal node of a circuit. Furthermore, by using the existing piecewise linear delay model, as well as the proposed algorithm, this novel method is also very accurate and efficient. For a set of benchmark circuits, the experimental results show that the power estimated by our technique is within 5% error as compared with that by the exact SPICE simulation, while the execution speed is more than four orders of magnitude faster
Keywords :
circuit CAD; combinational circuits; logic CAD; power consumption; CMOS combinational circuits; benchmark circuits; piecewise linear delay model; power estimation; power optimisation; power-driven synthesis; static power analysis;
fLanguage :
English
Journal_Title :
Computers and Digital Techniques, IEE Proceedings -
Publisher :
iet
ISSN :
1350-2387
Type :
jour
DOI :
10.1049/ip-cdt:19981909
Filename :
674987
Link To Document :
بازگشت