DocumentCode :
1381387
Title :
A global passive sampling technique for high-speed switched-capacitor time-interleaved ADCs
Author :
Gustavsson, Mikael ; Tan, N.N.
Author_Institution :
Dept. of Electr. Eng., Linkoping Univ., Sweden
Volume :
47
Issue :
9
fYear :
2000
fDate :
9/1/2000 12:00:00 AM
Firstpage :
821
Lastpage :
831
Abstract :
In this paper, we present a passive sampling technique for time-interleaved switched capacitor analog-to-digital converters (ADCs). The purpose of the proposed sampling technique is to reduce the effect of delay skews between the sample and hold (SCH) circuits in the parallel channels, which limits the performance at high signal frequencies. If designed properly, the circuit can reduce the delay-skew related distortion by 10-20 dB compared to an architecture without a global input S/H circuit. Since no op amp needs to work at the full speed of the ADC, the circuit is suitable for high-speed and consumes less power than an architecture with an active input S/H circuit
Keywords :
analogue-digital conversion; delays; high-speed integrated circuits; sample and hold circuits; signal sampling; switched capacitor networks; delay skews; delay-skew related distortion; global passive sampling technique; high signal frequencies; high-speed switched-capacitor circuits; parallel channels; sample and hold circuits; sampling technique; time-interleaved ADCs; Analog-digital conversion; Capacitors; Circuits; Clocks; Delay effects; Frequency; Operational amplifiers; Sampling methods; Switching converters; Timing;
fLanguage :
English
Journal_Title :
Circuits and Systems II: Analog and Digital Signal Processing, IEEE Transactions on
Publisher :
ieee
ISSN :
1057-7130
Type :
jour
DOI :
10.1109/82.868451
Filename :
868451
Link To Document :
بازگشت