DocumentCode :
1389743
Title :
A value system for switch-level modeling
Author :
Smith, Steven P. ; Acosta, Ramón D.
Author_Institution :
Microelectron. & Comput. Technol. Corp., Austin, TX, USA
Volume :
7
Issue :
3
fYear :
1990
fDate :
6/1/1990 12:00:00 AM
Firstpage :
33
Lastpage :
41
Abstract :
An approach to switch modeling that provides an excellent compromise between accuracy and performance and requires only minor modifications to basic gate-level simulators is described. The evaluation technique is fully compatible with the VHDL (VHSIC hardware description language) specification. Switch and node models are implemented as primitive elements to achieve maximum performance, but models could also be implemented entirely in VHDL source code. MCC has successfully run the VHDL system based on this approach on a variety of test circuits, and it is now in general release. The model and its integration with a VHDL simulator are discussed, a design example is presented, and some refinements to the switch model are described.<>
Keywords :
logic CAD; specification languages; VHSIC hardware description language; gate-level simulators; performance; switch-level modeling; value system; Circuit simulation; Computational modeling; Discrete event simulation; Explosions; Performance analysis; SPICE; Signal analysis; Switches; Switching circuits; Voltage;
fLanguage :
English
Journal_Title :
Design & Test of Computers, IEEE
Publisher :
ieee
ISSN :
0740-7475
Type :
jour
DOI :
10.1109/54.56465
Filename :
56465
Link To Document :
بازگشت