Title :
High-resolution offset-frequency PLL using properties of co-prime numbers
Author :
Choi, Jang-Young ; Kim, Wonhee ; Park, Jongho ; Bien, Franklin
Author_Institution :
UNIST, Ulsan, South Korea
Abstract :
A new offset-frequency phase-locked loop (PLL) that realises high-frequency resolution based on a mathematical relation between the output frequency and the offset frequency is proposed. The proposed PLL achieved a 0.1 MHz frequency resolution while using a 1.1 MHz reference clock. The PLL consisted of a main PLL, a delay-locked loop based programmable frequency multiplier, and a single-sideband mixer. The prototype PLL was fabricated with a 0.18 m CMOS technology, and occupies a 0.29 mm2 active silicon area.
Keywords :
CMOS integrated circuits; elemental semiconductors; frequency multipliers; mixers (circuits); phase locked loops; silicon; CMOS technology; Si; coprime numbers properties; delay-locked loop-based programmable frequency multiplier; high-frequency resolution; high-resolution offset-frequency PLL; offset-frequency phase-locked loop; prototype PLL fabrication; reference clock; single-sideband mixer; size 0.18 mum;
Journal_Title :
Electronics Letters
DOI :
10.1049/el.2012.1968