Title :
Layout Generator for Transistor-Level High-Density Regular Circuits
Author :
Yi-Wei Lin ; Marek-Sadowska, M. ; Maly, W.P.
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of California, Santa Barbara, CA, USA
Abstract :
In this paper, we describe an automatic place and route strategy for a high-density, super-regular, double-gate, transistor-array-based layout. Interconnects on all metal layers are strictly parallel and can be manufactured by an optical proximity correction free process. Our objective is to achieve a circuit layout area equal to the transistor footprint. Such layout constraints limit routing flexibility and render traditional approaches impractical. Our tools automatically generate circuits with several tens of transistors. Experimental results demonstrate both the efficiency of the proposed algorithms and the high quality of the layouts produced.
Keywords :
integrated circuit interconnections; integrated circuit layout; network routing; automatic place; circuit layout; double-gate transistor-array-based layout; interconnects; layout generator; metal layers; optical proximity correction free process; route strategy; routing flexibility; transistor footprint; transistor-level high-density regular circuits; Design automation; Fabrics; Integrated circuit interconnections; Integrated circuit layout; Integrated circuit technology; Integrated circuit yield; Manufacturing processes; Optical interconnections; Performance loss; Routing; Design for manufacturability; placement and routing; regular fabric; transistor layout;
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
DOI :
10.1109/TCAD.2009.2035580