DocumentCode
1401922
Title
Investigation of Capacitorless Double-Gate Single-Transistor DRAM: With and Without Quantum Well
Author
Ertosun, M. Günhan ; Saraswat, Krishna C.
Author_Institution
Dept. of Electr. Eng., Stanford Univ., Stanford, CA, USA
Volume
57
Issue
3
fYear
2010
fDate
3/1/2010 12:00:00 AM
Firstpage
608
Lastpage
613
Abstract
We characterize and optimize double-gate single-transistor DRAM via extensive simulations. We propose a new kind of DRAM, namely, the single-transistor (1T) quantum well (QW) DRAM, which has a ¿storage pocket¿ for holes within the body. This memory employs the QW as a way of energy band engineering to introduce the storage pocket within the body of the device, which also gives the opportunity to engineer spatial hole distribution within the device, which is not possible with the conventional 1T DRAMs. With this ¿storage pocket¿ and spatial hole distribution engineering approach, we demonstrate improvement in the drain current (I d) difference between the reads of two states of the memory and, hence, improvement in sense margin and scalability characteristics. Furthermore, it is found that the use of SiGe instead of pure germanium to form the QW has added advantages in terms of retention, erase scheme, and fabrication.
Keywords
DRAM chips; MOSFET; semiconductor quantum wells; silicon compounds; MOSFET; SiGe; capacitorless double-gate single-transistor DRAM; drain current; energy band engineering; quantum well; spatial hole distribution engineering; storage pocket; Energy storage; Fabrication; FinFETs; Germanium silicon alloys; Impurities; MOSFETs; Power engineering and energy; Random access memory; Scalability; Silicon germanium; DRAM; Double-gate (DG) MOSFETs; floating body DRAM; fully depleted; scaled CMOS;
fLanguage
English
Journal_Title
Electron Devices, IEEE Transactions on
Publisher
ieee
ISSN
0018-9383
Type
jour
DOI
10.1109/TED.2009.2038651
Filename
5404939
Link To Document