DocumentCode :
1403320
Title :
Clock generation and distribution for the first IA-64 microprocessor
Author :
Tam, Simon ; Rusu, Stefan ; Desai, Utpal Nagarji ; Kim, Robert ; Zhang, Ji ; Young, Ian
Author_Institution :
Intel Corp., Santa Clara, CA, USA
Volume :
35
Issue :
11
fYear :
2000
Firstpage :
1545
Lastpage :
1552
Abstract :
The clock design for the first implementation of the IA-64 microprocessor is presented. A clock distribution with an active distributed deskewing technique is used to achieve a low skew of 28 ps. This technique is capable of compensating skews caused by within-die process variations that are becoming a significant factor of the clock design. The global, regional and local clock distributions are described. A multilevel skew budget and local clock timing methodology are used to enable a high-performance design by providing support for intentional clock skew injection and time borrowing. By providing a test access port interface to the deskew architecture and the incorporation of the on-die-clock-shrink, this design is equipped with two very powerful post-silicon timing debug tools that are critical to high-performance microprocessor design and enabled quick time-to-market.
Keywords :
CMOS digital integrated circuits; clocks; integrated circuit design; logic design; microprocessor chips; timing; 0.18 mum; 28 ps; 64 bit; CMOS; IA-64 microprocessor; active distributed deskewing technique; clock design; clock distribution; clock generation; deskew architecture; global clock distribution; high-performance design; high-performance microprocessor design; intentional clock skew injection; local clock distribution; local clock timing methodology; multilevel skew budget; on-die-clock-shrink; post-silicon timing debug tools; regional clock distribution; skew compensation; test access port interface; time borrowing; within-die process variations; Clocks; Mesh generation; Microprocessors; Packaging; Phase locked loops; Silicon; Testing; Time to market; Timing; Topology;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/4.881198
Filename :
881198
Link To Document :
بازگشت