DocumentCode :
1408937
Title :
A novel dimension-reduction technique for the capacitance extraction of 3-D VLSI interconnects
Author :
Hong, Wei ; Sun, Wei-Kai ; Zhu, Zhen-Hai ; Ji, Hao ; Ben Song ; Dai, Wayne Wei-Ming
Author_Institution :
State Key Lab. of Millimeter Waves, Southeast Univ., Nanjing, China
Volume :
46
Issue :
8
fYear :
1998
fDate :
8/1/1998 12:00:00 AM
Firstpage :
1037
Lastpage :
1044
Abstract :
In this paper, a new capacitance extraction method called the dimension-reduction technique (DRT) is presented for three-dimensional (3-D) very large-scale integration (VLSI) interconnects. The DRT converts a complex 3-D problem into a series of cascading simple two-dimensional (2-D) problems. Each 2-D problem is solved separately, thus we can choose the most efficient method according to the arrangement of conductors. We have used the DRT to extract the capacitance matrix of multilayered and multiconductor crossovers, bends, vias with signal lines, and open-end. The results are in close agreement with those of Ansoft´s SPICELINK and the Massachusetts Institute of Technology´s (MIT) FastCap, but the computing time and memory size used by the DRT are several (even ten) times less than those used by SPICELINK and FastCap
Keywords :
MMIC; VLSI; capacitance; circuit CAD; integrated circuit design; integrated circuit interconnections; 3D VLSI interconnects; bends; capacitance extraction; capacitance matrix; cascading simple two-dimensional problems; computing time; conductor arrangement; dimension-reduction technique; memory size; multiconductor crossovers; open-end; signal lines; vias; Capacitance; Conductors; Dielectrics; Equations; Integrated circuit interconnections; Large scale integration; Packaging; Sun; Two dimensional displays; Very large scale integration;
fLanguage :
English
Journal_Title :
Microwave Theory and Techniques, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9480
Type :
jour
DOI :
10.1109/22.704944
Filename :
704944
Link To Document :
بازگشت