DocumentCode :
1410721
Title :
Efficient algorithm and architecture for scan conversion in HDTV
Author :
Yang, M.-H. ; Lee, J.-W. ; Kang, S.
Author_Institution :
Dept. of Electr. Eng., Yonsei Univ., Seoul, South Korea
Volume :
145
Issue :
4
fYear :
1998
fDate :
7/1/1998 12:00:00 AM
Firstpage :
287
Lastpage :
291
Abstract :
The main objective of this paper is to develop an efficient algorithm and architecture for scan conversion in high definition television. Scan conversion requires rapid operations of a large amount of image signal data, thus complex algorithm, architecture, and a large memory are necessary. A simple and effective interpolation method and a pipelined parallel architecture using memory partitioning for the real time operation are proposed. In the new interpolation algorithm, the new image data with edge direction information can be obtained using a simple calculation which considers six neighbouring pixels. To reduce the operation time and memory size, a pipelined parallel architecture is used, and the memory is partitioned into several memory banks. Thus, only small operations with a small memory and short operation time, are for the new algorithm and architecture
Keywords :
high definition television; interpolation; parallel architectures; HDTV; edge direction information; image signal data; interpolation method; memory partitioning; memory size; operation time; pipelined parallel architecture; rapid operations; real time operation; scan conversion;
fLanguage :
English
Journal_Title :
Computers and Digital Techniques, IEE Proceedings -
Publisher :
iet
ISSN :
1350-2387
Type :
jour
DOI :
10.1049/ip-cdt:19982093
Filename :
705693
Link To Document :
بازگشت