• DocumentCode
    1418445
  • Title

    Impacts of NBTI/PBTI on Timing Control Circuits and Degradation Tolerant Design in Nanoscale CMOS SRAM

  • Author

    Yang, Hao-I ; Yang, Shyh-Chyi ; Hwang, Wei ; Chuang, Ching-Te

  • Author_Institution
    Dept. of Electron. Eng., Nat. Chiao-Tung Univ., Hsinchu, Taiwan
  • Volume
    58
  • Issue
    6
  • fYear
    2011
  • fDate
    6/1/2011 12:00:00 AM
  • Firstpage
    1239
  • Lastpage
    1251
  • Abstract
    Negative-bias temperature instability (NBTI) and positive-bias temperature instability (PBTI) weaken PFET and NFET over the lifetime of usage, leading to performance and reliability degradation of nanoscale CMOS SRAM. In addition, most of the state-of-the-art SRAM designs employ replica timing control circuit to mitigate the effects of leakage and process variation, optimize the performance, and reduce power consumption. NBTI and PBTI also degrade the timing control circuits and may render them ineffective. In this paper, we provide comprehensive analyses on the impacts of NBTI and PBTI on a two-port 8T SRAM design, including the stability and Write margin of the cell, Read/Write access paths, and replica timing control circuits. We show, for the first time, that because the Read/Write replica timing control circuits are activated in every Read/Write cycle, they exhibit distinctively different degradation behavior from the normal array access paths, resulting in degradation of timing control and performance. We also discuss degradation tolerant design techniques to mitigate the performance and reliability degradation induced by NBTI/PBTI.
  • Keywords
    CMOS memory circuits; SRAM chips; integrated circuit design; integrated circuit reliability; nanoelectronics; performance evaluation; power aware computing; timing circuits; NBTI; NFET; PBTI; PFET; degradation tolerant design technique; nanoscale CMOS SRAM design; negative-bias temperature instability; performance degradation; performance optimization; positive-bias temperature instability; power consumption reduction; read-write access path; reliability degradation; replica timing control circuit; two-port 8T SRAM design; write margin; Computer architecture; Degradation; Delay; Microprocessors; Random access memory; Stress; Negative bias temperature instability (NBTI); SRAM; positive bias temperature instability (PBTI); reliability; replica timing control circuit;
  • fLanguage
    English
  • Journal_Title
    Circuits and Systems I: Regular Papers, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1549-8328
  • Type

    jour

  • DOI
    10.1109/TCSI.2010.2096112
  • Filename
    5680621