DocumentCode :
1420884
Title :
Effect of parameter variations at chip and wafer level on clock skews
Author :
Sauter, Stephan ; Schmitt-Landsiedel, Doris ; Thewes, Roland ; Weber, Werner
Author_Institution :
Corp. Res., Infineon Technol., Munich, Germany
Volume :
13
Issue :
4
fYear :
2000
fDate :
11/1/2000 12:00:00 AM
Firstpage :
395
Lastpage :
400
Abstract :
In this paper, a methodology is proposed to determine clock skews and the performance of clock architectures considering parameter variations in an early stage of technology development. With this methodology, it is possible to separate process-induced clock skew from other effects like imperfect loading. Parameter variations are seen as one of the most important effects influencing chip performance in future. By comparing a 0.45- and a 0.25-μm technology, it is shown that in the future, process variations will increase clock skew. The clock skews are determined by measuring the relevant device and metal line parameters as a function of position over chip and wafer. In the past, parameters like IDS, Vth, and resistances could be measured very precisely, although it was difficult to measure low capacitances of single metal lines in the range of femto farad. Thus a new measurement method is used to determine interconnect capacitances extremely precisely. Based on these measurement data, a netlist of a defined clock tree is created by a C-program, and the clock signal delay is simulated. From the delay simulation, we calculate the clock skew for each chip dependent on the parameter variations. Experimental results are separated into a basic random fluctuation part and processing-related contributions on the chip and wafer levels. In addition, the effect of temperature gradients on each chip to the clock skew is simulated. The methodology presented is not restricted to just one clocktree but allows investigation of all kinds of clock distribution circuits. The method has clear advantages with respect to chip area against clocktree realizations on a testchip. No direct and costly measurement of signal delays by voltage contrast methods is required, since all parameters are determined by measurement on the device level
Keywords :
circuit simulation; clocks; delays; integrated circuit design; integrated circuit interconnections; integrated circuit measurement; trees (mathematics); 0.25 mum; 0.25-μm technology; 0.45 mum; 0.45-μm technology; C-program; IDS; RC interconnect; Vth; capacitance measurement; chip level; clock architectures; clock distribution circuits; clock skews; clocktree; delay simulation; parameter variations; random fluctuation; resistance measurement; resistances; signal delays; temperature gradients; wafer level; Capacitance measurement; Clocks; Delay; Electrical resistance measurement; Fluctuations; Integrated circuit interconnections; Intrusion detection; Position measurement; Semiconductor device measurement; Temperature;
fLanguage :
English
Journal_Title :
Semiconductor Manufacturing, IEEE Transactions on
Publisher :
ieee
ISSN :
0894-6507
Type :
jour
DOI :
10.1109/66.892624
Filename :
892624
Link To Document :
بازگشت