DocumentCode :
1421843
Title :
BIST hardware synthesis for RTL data paths based on test compatibility classes
Author :
Nicolici, Nicola ; Al-Hashimi, Bashir M. ; Brown, Andrew D. ; Williams, Alan C.
Author_Institution :
Dept. of Electron. & Comput. Sci., Southampton Univ., UK
Volume :
19
Issue :
11
fYear :
2000
fDate :
11/1/2000 12:00:00 AM
Firstpage :
1375
Lastpage :
1385
Abstract :
A new built-in self-test (BIST) methodology for register transfer level (RTL) data paths is presented. The proposed BIST methodology takes advantage of the structural information of the RTL data path and reduces the test application time by grouping same-type modules into test compatibility classes (TCCs). During testing, compatible modules share a small number of test pattern generators at the same test time leading to significant reductions in BIST area overhead, performance degradation and test application time. Module output responses from each TCC are checked by comparators leading to substantial reduction in fault-escape probability. Only a single signature analysis register is required to compress the responses of each TCC which leads to high reductions in volume of output data and overall test application time (the sum of test application time and shifting time required to shift out test responses). This paper shows how the proposed TCC grouping methodology is a general case of the traditional BIST embedding methodology for RTL data paths with both uniform and variable bit width. A new BIST hardware synthesis algorithm employs efficient tabu search-based testable design space exploration which combines the accuracy of incremental test scheduling algorithms and the exploration speed of test scheduling algorithms based on fixed test resource allocation. To illustrate TCC grouping methodology efficiency, various benchmark and complex hypothetical data paths have been evaluated and significant improvements over the BIST embedding methodology are achieved
Keywords :
VLSI; built-in self test; circuit CAD; design for testability; digital integrated circuits; high level synthesis; integrated circuit testing; logic testing; scheduling; BIST area overhead reduction; BIST hardware synthesis; BIST hardware synthesis algorithm; BIST methodology; DFT technique; HLS design flow; RTL data paths; built-in self-test methodology; compatible modules; fault-escape probability reduction; register transfer level; signature analysis register; tabu search-based testable design space exploration; test application time reduction; test compatibility classes; test pattern generators; test scheduling algorithm; Algorithm design and analysis; Built-in self-test; Degradation; Hardware; Lead time reduction; Resource management; Scheduling algorithm; Space exploration; Test pattern generators; Testing;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/43.892861
Filename :
892861
Link To Document :
بازگشت