• DocumentCode
    142202
  • Title

    On simulation and design implementation of generalized pipeline cellular array

  • Author

    Singh, Harshavardhan ; Agrawal, Dharma P. ; Kamthan, Shashank ; Alazzawi, Lubna

  • Author_Institution
    ECE Dept., Wayne State Univ., Detroit, MI, USA
  • Volume
    3
  • fYear
    2014
  • fDate
    26-28 April 2014
  • Firstpage
    1761
  • Lastpage
    1765
  • Abstract
    A generalized pipeline array appeared in IEEE Trans. several years ago. The array can do various arithmetic operations in the pipeline manner. In this paper, the simulation of the array by using Cadence and Xilinx is discussed. The design implementation using Cadence, Xilinx and FPGA is further included in this paper. The purpose of this research is to develop a unified procedure for the design of digital circuits using Verilog. The proposed technique suggests HDL language procedure for digital design and is better than the conventional hardware implementation procedures.
  • Keywords
    cellular arrays; field programmable gate arrays; hardware description languages; logic design; logic simulation; pipeline arithmetic; Cadence; FPGA; HDL language; Verilog; Xilinx; arithmetic operations; array simulation; digital circuit design; generalized pipeline cellular array design implementation; Arrays; Educational institutions; Field programmable gate arrays; Hardware design languages; Logic gates; Pipelines; Wires; Cadence; FPGA; Generalized pipeline array; Xilinx;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Information Science, Electronics and Electrical Engineering (ISEEE), 2014 International Conference on
  • Conference_Location
    Sapporo
  • Print_ISBN
    978-1-4799-3196-5
  • Type

    conf

  • DOI
    10.1109/InfoSEEE.2014.6946225
  • Filename
    6946225