DocumentCode :
1422192
Title :
FinFET SRAM Cell Optimization Considering Temporal Variability Due to NBTI/PBTI, Surface Orientation and Various Gate Dielectrics
Author :
Hu, Vita Pi-Ho ; Fan, Ming-Long ; Hsieh, Chien-Yu ; Su, Pin ; Chuang, Ching-Te
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Volume :
58
Issue :
3
fYear :
2011
fDate :
3/1/2011 12:00:00 AM
Firstpage :
805
Lastpage :
811
Abstract :
This paper analyzes the impacts of intrinsic process variations and negative bias temperature instability (NBTI)/positive BTI (PBTI)-induced time-dependent variations on the stability/variability of 6T FinFET static random access memory (SRAM) cells with various surface orientations and gate dielectrics. Due to quantum confinement, (110)-oriented pull down n-channel FETs with fin line-edge roughness (LER) show larger Vread,0 and Vtrip variations, thus degrading READ static noise margin (RSNM) and its variability. Pull-up p-channel FETs with fin LER that are (100)-oriented show larger Vwrite,0 and Vtrip variations, hence degrade the variability of WRITE SNM. The combined effects of intrinsic process variations and NBTI/PBTI-induced statistical variations have been examined to optimize the FinFET SRAM cells. Worst-case stress scenario for SNM stability/variability is analyzed. With the presence of both NBTI and PBTI in high-fe metal-gate FinFET SRAM, the RSNM suffers significant degradation as Vread,0 increases, whereas Vtrip simultaneously decreases. Variability comparisons for FinFET SRAM cells with different gate stacks (SiO2 and SiO2/HfO2) are also examined. Our paper indicates that the consideration of NBTI/PBTI-induced temporal variation changes the optimal choice of FinFET SRAM cell surface orientations in terms of the μ/σ ratio in RSNM.
Keywords :
MOSFET; SRAM chips; dielectric properties; hafnium compounds; optimisation; silicon compounds; FinFET SRAM cell optimization; NBTI/PBTI; SiO2-HfO2; gate dielectrics; line edge roughness; n-channel FET; negative bias temperature instability; p-channel FET; positive bias temperature instability; static random access memory; surface orientation; FinFET; negative bias temperature instability (NBTI); positive bias temperature instability (PBTI); static random access memory (SRAM); surface orientation; variability;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2010.2099661
Filename :
5682399
Link To Document :
بازگشت