DocumentCode :
1422685
Title :
0.2-μm n-channel and p-channel MOSFETs integrated on oxidation-planarized twin-tubs
Author :
Liu, C.T. ; Lin, W. ; Lee, K.H. ; Liu, R.
Author_Institution :
Lucent Technol., Bell Labs., Murray Hill, NJ, USA
Volume :
17
Issue :
11
fYear :
1996
Firstpage :
500
Lastpage :
502
Abstract :
In CMOS circuits, for the purpose of isolation, n- and p-channel MOSFETs are normally fabricated on two separate Si areas doped opposite to the n- and p-MOSFETs, respectively. The two Si areas are called twin-tubs. In the conventional CMOS processes, the tub boundaries have a topography height, t/sub tub/, which varies from 100 to 200 nm. With such t/sub tub/, the current I-line lithography tools encounter severe difficulties when printing transistors with dimensions below 0.35 μm. In order to have good dimension control, while not making a major deviation from the conventional process sequence, we seek planarization of the tub boundaries. By utilizing the difference in Si oxidation rates in the linear and parabolic regimes, t/sub tub/ is reduced to 20 nm or less. MOSFETs with 0.3-μm physical lengths and 0.2-μm effective channel lengths are integrated on the planarized twin-tubs. We will discuss the transistor IV and the optimized process parameters which include implant conditions, tub profiles, doping concentrations, temperatures, oxidation times, and oxide thicknesses.
Keywords :
MOSFET; isolation technology; oxidation; semiconductor technology; 0.2 micron; CMOS circuit; I-line lithography; IV parameters; integration; isolation; n-channel MOSFET; oxidation-planarized twin-tub; p-channel MOSFET; process parameters; topography height; transistor; CMOS process; Doping profiles; Implants; Lithography; MOSFET circuits; Oxidation; Planarization; Printing; Surfaces; Temperature;
fLanguage :
English
Journal_Title :
Electron Device Letters, IEEE
Publisher :
ieee
ISSN :
0741-3106
Type :
jour
DOI :
10.1109/55.541761
Filename :
541761
Link To Document :
بازگشت