DocumentCode :
1424657
Title :
All-Digital Circuits for Measurement of Spatial Variation in Digital Circuits
Author :
Drego, Nigel ; Chandrakasan, Anantha ; Boning, Duane
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Massachusetts Inst. of Technol., Cambridge, MA, USA
Volume :
45
Issue :
3
fYear :
2010
fDate :
3/1/2010 12:00:00 AM
Firstpage :
640
Lastpage :
651
Abstract :
Increased variation in CMOS processes due to scaling results in greater reliance on accurate variation models in developing circuit methods to mitigate variation. This paper investigates spatial variation in digital circuit performance: we describe a test-chip in 90 nm CMOS containing all-digital measurement circuits capable of extracting accurate variation data. Specifically, we use replicated 64-bit Kogge-Stone adders, ring oscillators (ROs) of varying gate type and stage length and an all-digital, sub-picosecond resolution delay measurement circuit to provide this data. Measurement data from the test-chips indicate that 1) relative variation is significantly larger in low-voltage domains, 2) within-die variation is spatially uncorrelated, and 3) die-to-die (or global) variation is strongly correlated, but degrades toward uncorrelated as the power-supply voltage is lowered. Lastly, extended analysis of the data reveals that systematic effects such as layout pattern dependencies or circuit structure can be misinterpreted as random but spatially-correlated variation. This suggests that circuit designers will reap more benefit from design tools capable of modeling systematic, position-dependent variation rather than spatially correlated, distance-dependent variation.
Keywords :
CMOS digital integrated circuits; integrated circuit design; oscillators; power supply circuits; CMOS processes; Kogge-Stone adders; all-digital circuits; circuit designers; digital circuit performance; digital circuits; distance-dependent variation; ring oscillators; size 90 nm; spatial variation measurement; Adders; CMOS digital integrated circuits; CMOS process; Circuit testing; Data mining; Delay; Digital circuits; Ring oscillators; Semiconductor device modeling; Spatial resolution; Delay measurement; digital circuits; spatial correlation; variation;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2009.2039270
Filename :
5419187
Link To Document :
بازگشت