• DocumentCode
    1424739
  • Title

    Integrated Clock Mesh Synthesis With Incremental Register Placement

  • Author

    Lu, Jianchao ; Mao, Xiaomi ; Taskin, Baris

  • Author_Institution
    Synopsys, Inc., Mountain View, CA, USA
  • Volume
    31
  • Issue
    2
  • fYear
    2012
  • Firstpage
    217
  • Lastpage
    227
  • Abstract
    A clock mesh planning and synthesis method is proposed which significantly reduces the power dissipation on the network while considering the power density and timing slack simultaneously. The proposed method is performed at the postplacement stage and consists of three major steps: 1) feasible moving region construction of each register considering timing slack; 2) mesh grid wire generation and placement; and 3) incremental register placement for stub wire minimization considering power density and timing slack. The advantages of the proposed method are the reduced power dissipation-28% on average on the benchmark circuits-the optimized power density, and the guaranteed nonnegative timing slack. These advantages are possible through a decreased timing slack (1.1% of the clock period) and change in the logic wirelength (+5.9%) on the benchmark circuits.
  • Keywords
    clocks; network synthesis; benchmark circuits; clock mesh planning; incremental register placement; integrated clock mesh synthesis method; mesh grid wire generation; power density; power dissipation; stub wire minimization; timing slack; Clocks; Delay; Logic gates; Mesh networks; Registers; Wires; Clock mesh; clock network synthesis; clock tree; incremental placement; static timing analysis;
  • fLanguage
    English
  • Journal_Title
    Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0278-0070
  • Type

    jour

  • DOI
    10.1109/TCAD.2011.2173491
  • Filename
    6132652