DocumentCode :
1426678
Title :
Limitations and challenges of multigigabit DRAM chip design
Author :
Itoh, Kiyoo ; Nakagome, Yoshinobu ; Kimura, Shin´ichiro ; Watanabe, Takao
Author_Institution :
Central Res. Lab., Hitachi Ltd., Tokyo, Japan
Volume :
32
Issue :
5
fYear :
1997
fDate :
5/1/1997 12:00:00 AM
Firstpage :
624
Lastpage :
634
Abstract :
This paper describes the limitations and challenges involved in designing gigabit DRAM chips in terms of high-density devices, high-performance circuits, and low-power/low-voltage circuits. The key results obtained are as follows. 1) For formation of a MOSFET shallow junction, which suppresses threshold voltage (VT) variation and offset voltage of sense amplifiers, reduction in ion-implantation energy and process temperature is essential. Also, the keys in terms of area, speed, stable cell operation, and ease of fabrication are use of low-resistivity multilevel metal wiring and high permittivity materials and three-dimensional memory cells to reduce a difference in height between the memory cell array and the surrounding peripheral circuits. 2) For creation of a high speed, the keys are memory-subsystem technology such as pipeline operation, wide-bit I/O, low-voltage interfaces, and high-density packaging. Embedded DRAM further enhances the speed and throughput by using massively parallel processing of signals on a large number of data-lines and reducing internal bus capacitances. 3) For power reduction, the key continues to be reduction of the data-line dissipating charge through both partial activation of multidivided data-lines and lowering of the data-line voltage. Ultralow-voltage operation, essential to drastic power reduction, can be achieved by subthreshold-current reduction circuits such as source-gate backbiasing, multi-VT, dynamic VT, and node-boosting schemes
Keywords :
DRAM chips; MOS memory circuits; ULSI; cellular arrays; integrated circuit design; integrated circuit packaging; memory architecture; pipeline processing; MOSFET shallow junction; data-line dissipating charge; embedded DRAM; high-density devices; high-density packaging; high-performance circuits; internal bus capacitances; ion-implantation energy; low-power circuits; massively parallel processing; multigigabit DRAM chip design; multilevel metal wiring; offset voltage; partial activation; pipeline operation; process temperature; sense amplifiers; stable cell operation; subthreshold-current reduction circuits; three-dimensional memory cells; threshold voltage variation; Fabrication; Inorganic materials; MOSFET circuits; Packaging; Permittivity; Pipelines; Random access memory; Temperature sensors; Threshold voltage; Wiring;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/4.568820
Filename :
568820
Link To Document :
بازگشت