DocumentCode :
1431426
Title :
VLSI Architectures for Soft-Decision Decoding of Reed–Solomon Codes
Author :
Ahmed, Arshad ; Koetter, Ralf ; Shanbhag, Naresh R.
Author_Institution :
Coordinated Sci. Lab., Univ. of Illinois at Urbana-Champaign, Urbana, IL, USA
Volume :
57
Issue :
2
fYear :
2011
Firstpage :
648
Lastpage :
667
Abstract :
Soft-decision decoding of Reed-Solomon codes delivers significant coding gains over classical minimum distance decoding. In this paper, we present architectures for polynomial interpolation and factorization, the two main steps of the soft-decoding algorithm. We introduce an algorithmic transformation for reducing the iterations required in generating the interpolation polynomial and present efficient architectures by sharing computations. We also describe algorithmic transformations for further reducing the interpolation and factorization latency. An area efficient, folded-pipelined version of the interpolation architecture is also described. Finally, we present an example of a Reed-Solomon soft decoder utilizing the presented architectures, having a 250 Mbps throughput.
Keywords :
VLSI; codecs; decoding; encoding; interpolation; pipeline processing; polynomial approximation; Reed-Solomon codes; VLSI architectures; algorithmic transformation; bit rate 250 Mbit/s; folded pipelined architecture; interpolation architecture; polynomial factorization; polynomial interpolation; soft decision decoding; soft decoding algorithm; Berlekamp–Massey algorithm; Guruswami–Sudan algorithm; Koetter–Vardy algorithm; Reed–Solomon decoders; VLSI architectures; soft-decision decoding;
fLanguage :
English
Journal_Title :
Information Theory, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9448
Type :
jour
DOI :
10.1109/TIT.2010.2095210
Filename :
5695125
Link To Document :
بازگشت