Title :
Design and evaluation of variable stages pipeline processor with low-energy techniques
Author :
Nakabayashi, Takashi ; Sasaki, T. ; Ohno, Kizuku ; Kondo, Toshiaki
Author_Institution :
Dept. of Inf. Eng., Mie Univ., Tsu, Japan
fDate :
1/1/2012 12:00:00 AM
Abstract :
Enhancement of mobile computers requires high-performance computing with low-energy consumption. Variable stages pipeline (VSP) architecture, which reduces energy consumption and improves execution time by dynamically unifying the pipeline stages, is proposed to achieve this requirement. A VSP processor uses a special pipeline register called a latch D-flip-flop selector-cell (LDS-cell) that unifies the pipeline stages and prevents glitch propagation caused by stage unification under low-energy mode. The design of the fabricated VLSI of a VSP processor chip on 0.18 m CMOS technology is presented. An evaluation shows that the VSP processor consumes 13 less energy than a conventional one.
Keywords :
VLSI; integrated circuit design; pipeline processing; power aware computing; CMOS technology; D-flip-flop selector-cell; LDS-cell; VLSI; VSP; energy consumption; high performance computing; low energy techniques; mobile computers; variable stages pipeline processor;
Journal_Title :
Computers & Digital Techniques, IET
DOI :
10.1049/iet-cdt.2011.0027