DocumentCode :
1435048
Title :
Short-Channel Performance Improvement by Raised Source/Drain Extensions With Thin Spacers in Trigate Silicon Nanowire MOSFETs
Author :
Saitoh, Masumi ; Nakabayashi, Yukio ; Uchida, Ken ; Numata, Toshinori
Author_Institution :
Adv. LSI Technol. Lab., Toshiba Corp., Yokohama, Japan
Volume :
32
Issue :
3
fYear :
2011
fDate :
3/1/2011 12:00:00 AM
Firstpage :
273
Lastpage :
275
Abstract :
We investigate the short-channel performance of trigate silicon nanowire transistors. Drain-induced barrier lowering at a gate length of 25 nm is strongly suppressed by reducing the nanowire width (WNW) down to 10 nm. We found that the parasitic resistance (RSD) of nanowire transistors is dominated by nanowire-shaped source/drain (S/D) regions under the gate spacer whose resistivity is higher than that in wider regions. We succeeded in significant reduction by raised S/D with thin gate spacer whose width is 10 nm. Although the parasitic capacitance (Cpara) increases by spacer thinning, Cpara increase is much smaller than RSD reduction, and great performance improvement is obtained for a WNW of less than 15 nm.
Keywords :
MOSFET; elemental semiconductors; nanowires; silicon; Si; drain-induced barrier; nanowire-shaped source-drain regions; parasitic capacitance; raised source-drain extension; short-channel performance improvement; size 10 nm; size 25 nm; thin spacers; trigate nanowire MOSFET; Drain-induced barrier lowering (DIBL); nanowire transistor; parasitic capacitance; parasitic resistance; raised source/drain (S/D); trigate;
fLanguage :
English
Journal_Title :
Electron Device Letters, IEEE
Publisher :
ieee
ISSN :
0741-3106
Type :
jour
DOI :
10.1109/LED.2010.2101043
Filename :
5701650
Link To Document :
بازگشت