DocumentCode :
1435839
Title :
CMOS buffer sizing for long on-chip interconnects
Author :
Cappuccino, G. ; Cocorullo, G. ; Corsonello, P.
Author_Institution :
Dept. of Electron., Calabria Univ., Italy
Volume :
34
Issue :
20
fYear :
1998
fDate :
10/1/1998 12:00:00 AM
Firstpage :
1937
Lastpage :
1938
Abstract :
A novel transistor sizing rule for long interconnect drivers is proposed. It allows true line matching to be achieved, thus either minimising delay or preserving signal integrity, when propagation time along the line becomes significant with respect to signal transition time. In this case the transmission line properties of long interconnects alter the behaviour of the CMOS buffer, forcing transistors to work mainly in the linear mode rather than in saturation as is usually assumed
Keywords :
CMOS digital integrated circuits; buffer circuits; delays; integrated circuit design; integrated circuit interconnections; CMOS buffer sizing; delay; linear mode; long on-chip interconnects; propagation time; signal integrity; signal transition time; transistor sizing rule; true line matching;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el:19981381
Filename :
722038
Link To Document :
بازگشت