DocumentCode :
1436414
Title :
Low power multiplication scheme for FIR filter implementation on single multiplier CMOS DSP processors
Author :
Erdogan, A.T. ; Arslan, T.
Author_Institution :
Sch. of Eng., Wales Univ., Cardiff, UK
Volume :
32
Issue :
21
fYear :
1996
fDate :
10/10/1996 12:00:00 AM
Firstpage :
1959
Lastpage :
1960
Abstract :
A new multiplication scheme is proposed, for application to single multiplier CMOS based DSP processors, for the implementation of low-power digital FIR filters through the reduction of switching activity within the multiplier section of the filter. The scheme operates in conjunction with a transpose direct form FIR filter structure and a modified DSP processor architecture, through a significant reduction in power can be obtained by using algorithms to order the filter coefficients. This reduction is demonstrated using two basic examples, with different wordlengths and filter orders, achieving up to 63% reduction in switching activity
Keywords :
CMOS digital integrated circuits; FIR filters; digital arithmetic; digital filters; digital signal processing chips; multiplying circuits; FIR filter implementation; digital FIR filters; filter coefficients ordering; low power multiplication scheme; modified DSP processor architecture; single multiplier CMOS DSP processors; switching activity reduction; transpose direct form structure;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el:19961298
Filename :
542864
Link To Document :
بازگشت