Title :
A 10-b 185-MS/s track-and-hold in 0.35-μm CMOS
Author :
Boni, Andrea ; Pierazzi, Andrea ; Morandi, Carlo
Author_Institution :
Dipt. di Ingegeneria dell´´Inf., Parma Univ., Italy
fDate :
2/1/2001 12:00:00 AM
Abstract :
This paper discusses the design and the implementation of a high-speed track-and-hold amplifier in 0.35-μm CMOS, featuring 10-b resolution up to 185 MS/s. The implemented folded-cascode input buffer allows a relatively large input range, 1-Vpp differential, and low harmonic distortion at the same time. The sampler is based oh a switched-source-follower (SSF) architecture with double switch-off action and saturation-mode switches, providing short aperture times and high linearity. A spur-free dynamic range (SFDR) of 63 dB at 185 MS/s was measured with a dual-tone 45-MHz±250-kHz test signal. The open-loop architecture makes harmonic distortion little sensitive to the input frequency: 10-b resolution is maintained up to 45 MHz with 1 Vpp and up to 70 MHz with 0.7 Vpp. A suitable hold-mode feedthrough rejection is achieved by means of feedforward cancellation with a MOS capacitor operating in depletion or accumulation. The track-and-hold amplifier consumes 70 mW from a 3.3-V supply
Keywords :
CMOS analogue integrated circuits; high-speed integrated circuits; sample and hold circuits; 0.35 micron; 10 bit; 3.3 V; 70 mW; CMOS high-speed track-and-hold amplifier; MOS capacitor; double switch-off; feedforward cancellation; folded-cascode input buffer; harmonic distortion; hold-mode feedthrough rejection; open-loop architecture; saturation-mode switch; spur-free dynamic range; switched-source-follower; Apertures; Distortion measurement; Dynamic range; Frequency; Harmonic distortion; Linearity; MOS capacitors; Signal resolution; Switches; Testing;
Journal_Title :
Solid-State Circuits, IEEE Journal of