DocumentCode :
1440445
Title :
A new approach to simulating n-MOSFET gate current degradation by including hot-electron induced oxide damage
Author :
Yih, Cherng-Ming ; Cheng, Shui-Ming ; Chung, Steve S.
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Volume :
45
Issue :
11
fYear :
1998
fDate :
11/1/1998 12:00:00 AM
Firstpage :
2343
Lastpage :
2348
Abstract :
A new gate current model which considers the hot-electron induced oxide damage in n-MOSFET´s was developed for the first time. The spatial distributions of oxide damage, including the interface state (Nit ) and oxide trapped charge (Qox) were characterized by using an improved gated-diode current measurement technique. A numerical model feasible for accurately simulating gate current degradation due to the stress generated Nit and Qox has thus been proposed. Furthermore, the individual contributions of Nit and Qox to the degradation of gate current can thus be calculated separately using these oxide damage. For devices stressed under maximum gate current biases, it was found that the interface state will degrade the gate current more seriously than that of the oxide trapped charge. In other words, the interface states will dominate the gate current degradation under IG,max. Good agreement of the simulated gate current has been achieved by comparing with the measured data for pre-stressed and post-stressed devices. Finally, the proposed degradation model is not only useful for predicting the gate current after the hot-electron stress, but also provides a monitor that is superior to substrate current for submicron device reliability applications, in particular for EPROM and flash EEPROM devices
Keywords :
MOSFET; dielectric thin films; electric current; hot carriers; interface states; semiconductor device models; semiconductor device reliability; EPROM devices; NMOSFET; degradation model; flash EEPROM devices; gate current model; gated-diode current measurement technique; hot-electron induced oxide damage; interface states; n-MOSFET gate current degradation; numerical model; oxide trapped charge; spatial distributions; submicron device reliability applications; Current measurement; Degradation; EPROM; Electrons; Interface states; MOSFET circuits; Monitoring; Numerical models; Predictive models; Stress;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/16.726653
Filename :
726653
Link To Document :
بازگشت