DocumentCode :
1450498
Title :
A Phase-Selecting Digital Phase-Locked Loop With Bandwidth Tracking in 65-nm CMOS Technology
Author :
Hsieh, Ping-Hsuan ; Maxey, Jay ; Yang, Chih-Kong Ken
Author_Institution :
Univ. of California at Los Angeles, Los Angeles, CA, USA
Volume :
45
Issue :
4
fYear :
2010
fDate :
4/1/2010 12:00:00 AM
Firstpage :
781
Lastpage :
792
Abstract :
This paper presents a digital phase-locked loop (DPLL) used for GHz clock generation in large digital systems with >100× range of operating frequency. The DPLL uses phase selection and interpolation as the digital-controlled oscillator (DCO). A bandwidth-tracking technique that uses replica delay cells in the DCO and the phase detector (PD) is introduced to enable stable operation across the frequency range without calibration. Measurement results show that the DPLL achieves an output frequency up to 1.8 GHz in a 65-nm CMOS technology. Nearly constant damping factor and the tracking of the loop bandwidth to reference frequency are shown with a dynamic sweep of 8× reference frequency range (from 28 MHz to 225 MHz with core frequency of 3.6 GHz).
Keywords :
CMOS digital integrated circuits; clocks; digital phase locked loops; CMOS technology; bandwidth tracking; bandwidth-tracking technique; clock generation; digital-controlled oscillator; frequency 1.8 GHz; frequency 28 MHz to 225 MHz; frequency 3.6 GHz; large digital systems; phase detector; phase-selecting digital phase-locked loop; replica delay cells; size 65 nm; Bandwidth; CMOS technology; Clocks; Delay; Digital systems; Digital-controlled oscillators; Frequency; Interpolation; Phase locked loops; Tracking loops; Bandwidth-tracking; digital phase-locked loop; digital-controlled oscillator; phase detector;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2010.2042250
Filename :
5437483
Link To Document :
بازگشت