DocumentCode
1452913
Title
Interleaving buffer insertion and transistor sizing into a single optimization
Author
Jiang, Yanbin ; Sapatnekar, Sachin S. ; Bamji, Cyrus ; Kim, Juho
Author_Institution
Dept. of Electr. Eng. & Comput. Eng., Iowa State Univ., Ames, IA, USA
Volume
6
Issue
4
fYear
1998
Firstpage
625
Lastpage
633
Abstract
This work presents strategies to insert buffers in a circuit, combined with gate sizing, to achieve better power delay and area-delay tradeoffs. The purpose of this work is to examine how combining a sizing algorithm with buffer insertion will help us achieve better area delay or power-delay tradeoffs, and to determine where and when to insert buffers in a circuit, The delay model incorporates placement-based information and the effect of input slew rates on gate delays. The results obtained by using the new method are significantly better than the results given by merely using a TILOS-like gate sizing algorithm alone, as is illustrated by several area delay tradeoff curves shown in this paper.
Keywords
CMOS logic circuits; VLSI; buffer circuits; circuit optimisation; combinational circuits; delays; integrated circuit modelling; logic CAD; CMOS combinational circuits; area-delay tradeoffs; buffer insertion; circuit optimisation; delay model; input slew rates; placement-based information; power delay; sizing algorithm; transistor sizing; Capacitance; Circuit topology; Clocks; Combinational circuits; Delay effects; Interleaved codes; Knee; Process design; Scholarships; Timing;
fLanguage
English
Journal_Title
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher
ieee
ISSN
1063-8210
Type
jour
DOI
10.1109/92.736136
Filename
736136
Link To Document