DocumentCode :
1456434
Title :
A new true-single-phase-clocking BiCMOS dynamic pipelined logic family for high-speed, low-voltage pipelined system applications
Author :
Tseng, Yuh-Kuang ; Wu, Chung-Yu
Author_Institution :
Inst. of Electron., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Volume :
34
Issue :
1
fYear :
1999
fDate :
1/1/1999 12:00:00 AM
Firstpage :
68
Lastpage :
79
Abstract :
New true-single-phase-clocking (TSPC) BiCMOS/BiNMOS/BiPMOS dynamic logic circuits and BiCMOS/BiNMOS dynamic latch logic circuits for high-speed dynamic pipelined system applications are proposed and analyzed. In the proposed circuits, the bootstrapping technique is utilized to achieve fast near-full-swing operation. The circuit performance of the proposed new dynamic logic circuits and dynamic latch logic circuits in both domino and pipelined applications are simulated by using HSPICE with 1 μm BiCMOS technology. Simulation results have shown that the new dynamic logic circuits and dynamic latch logic circuits in both domino and pipelined applications have better speed performance than that of CMOS and other BiCMOS dynamic logic circuits as the supply voltage is scaled down to 2 V. The operating frequency and power dissipation/MHz of the pipelined system, which is constructed by the new clock-high-evaluate-BiCMOS dynamic latch logic circuit and clock-low-evaluate-BiCMOS (BiNMOS) dynamic latch logic circuit, and the logic units with two stacked MOS transistors, are about 2.36 (2.2) times and 1.15 (1.1) times those of the CMOS TSPC dynamic logic under 1.5-pF output loading at 2 V, respectively. Moreover, the chip area of these two BiCMOS pipelined systems is about 1.9 times and 1.7 times as compared with that of the CMOS TSPC pipelined system. A two-input dynamic AND gate fabricated with 1 μm BiCMOS technology verifies the speed advantage of the new BiNMOS dynamic logic circuit. Due to the excellent circuit performance in high-speed, low-voltage operation, the proposed new dynamic logic circuits and dynamic latch logic circuits are feasible for high-speed, low-voltage dynamic pipelined system applications
Keywords :
BiCMOS logic circuits; high-speed integrated circuits; logic gates; pipeline processing; timing; 1 micron; 2 V; BiCMOS dynamic pipelined logic family; BiCMOS/BiNMOS dynamic latch logic circuits; BiCMOS/BiNMOS/BiPMOS dynamic logic circuits; HSPICE simulation; LV pipelined system applications; TSPC; bootstrapping technique; domino applications; high-speed pipelined system applications; near-full-swing operation; true-single-phase-clocking; two-input dynamic AND gate; BiCMOS integrated circuits; CMOS logic circuits; CMOS technology; Circuit optimization; Circuit simulation; Clocks; Dynamic voltage scaling; Frequency; Latches; Logic circuits;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/4.736657
Filename :
736657
Link To Document :
بازگشت