Title :
Sleep Mode Analysis and Optimization With Minimal-Sized Power Gating Switch for Ultra-Low
Operation
Author :
Seok, Mingoo ; Hanson, Scott ; Blaauw, David ; Sylvester, Dennis
Author_Institution :
Univ. of Michigan, Ann Arbor, MI, USA
fDate :
4/1/2012 12:00:00 AM
Abstract :
This paper investigates the optimization of sleep mode energy consumption for ultra-low Vdd CMOS circuits, which is motivated by our findings that minimization of sleep mode energy holds great potential for reducing total energy consumption. We propose a unique approach of using a power gating switch (PGS) in ultra-low Vdd regimes. Unlike the conventional manner of using PGSs, our optimization suggests using minimal-sized PGSs with a slightly higher Vdd to compensate for voltage drop across the PGS. In SPICE simulations, this reduces total energy consumption by ~125× compared to conventional approaches. The effectiveness of the proposed optimization is also confirmed by measurements taken from an ultra-low power microprocessor. Additionally, the feasibility of using minimal PGSs in ultra-low Vdd regimes is investigated using SPICE simulations and silicon measurements.
Keywords :
CMOS integrated circuits; circuit optimisation; integrated circuit measurement; low-power electronics; SPICE simulations; minimal-sized power gating switch; silicon measurements; sleep mode analysis; sleep mode energy consumption; ultra-low power microprocessor; ultra-low voltage CMOS circuits; voltage drop; Delay; Energy consumption; Inverters; Optimization; SPICE; Switches; Threshold voltage; MTCMOS; power gating switch; sleeps mode; standby mode; subthreshold operation; ultra-low power;
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
DOI :
10.1109/TVLSI.2011.2109069