DocumentCode :
1459979
Title :
High-speed hardware implementation of a serial-in parallel-out finite field multiplier using reordered normal basis
Author :
Namin, A.H. ; Leboeuf, Karl ; Muscedere, R. ; Wu, Huwei ; Ahmadi, Mahdi
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Windsor, Windsor, ON, Canada
Volume :
4
Issue :
2
fYear :
2010
fDate :
3/1/2010 12:00:00 AM
Firstpage :
168
Lastpage :
179
Abstract :
A high-speed VLSI implementation of a 233-bit serial-in parallel-out finite field multiplier is presented. The proposed design performs multiplication using a reordered normal basis; a permutation of a type II optimal normal basis. The multiplier was realised in a 0.18-??m CMOS technology using multiples of a domino logic block. The multiplier was simulated, and functioned correctly up to a clock rate of 1.587 ??GHz, achieving greater performance while occupying less area compared to similar designs. The presented design methodology can also be used for other finite field multipliers possessing regular architectures. This multiplier??s size of 233 bits is currently recommended by the National Institute of Standards and Technology (NIST) in their elliptic curve digital signature standard (ECDSS), and is used in practice for binary field multiplication in Elliptic Curve Cryptography (ECC).
Keywords :
VLSI; multiplying circuits; CMOS technology; binary field multiplication; domino logic block; elliptic curve cryptography; elliptic curve digital signature standard; finite field multipliers; high speed VLSI; high speed hardware; reordered normal basis; serial-in parallel-out finite field multiplier;
fLanguage :
English
Journal_Title :
Circuits, Devices & Systems, IET
Publisher :
iet
ISSN :
1751-858X
Type :
jour
DOI :
10.1049/iet-cds.2008.0331
Filename :
5441032
Link To Document :
بازگشت