DocumentCode :
1460070
Title :
Underlap Optimization in HFinFET in Presence of Interface Traps
Author :
Majumdar, Kausik ; Konjady, Rajaram Shetty ; Suryaprakash, Raj Tejas ; Bhat, Nagaraj
Author_Institution :
Dept. of Electr. Commun. Eng., Indian Inst. of Sci., Bangalore, India
Volume :
10
Issue :
6
fYear :
2011
Firstpage :
1249
Lastpage :
1253
Abstract :
In this work, using 3-D device simulation, we perform an extensive gate to source/drain underlap optimization for the recently proposed hybrid transistor, HFinFET, to show that the underlap lengths can be suitably tuned to improve the ON-OFF ratio as well as the subthreshold characteristics in an ultrashort channel n-type device without significant ON performance degradation. We also show that the underlap knob can be tuned to mitigate the device quality degradation in presence of interface traps. The obtained results are shown to be promising when compared against ITRS 2009 performance projections, as well as published state of the art planar and nonplanar Silicon MOSFET data of comparable gate lengths using standard benchmarking techniques.
Keywords :
MOSFET; interface states; optimisation; 3D device simulation; HFinFET; ITRS 2009 performance projection; ON performance degradation; ON-OFF ratio; device quality degradation; hybrid transistor; interface traps; silicon MOSFET data; ultrashort channel n-type device; underlap optimization; FinFETs; Logic gates; MOSFET circuits; Performance evaluation; Poisson equations; Transistors; Coupled poisson-schrodinger equations; FinFET; HEMT; HFinFET; III-V transistor; interface traps;
fLanguage :
English
Journal_Title :
Nanotechnology, IEEE Transactions on
Publisher :
ieee
ISSN :
1536-125X
Type :
jour
DOI :
10.1109/TNANO.2011.2119401
Filename :
5720547
Link To Document :
بازگشت