DocumentCode :
146188
Title :
T4A: System-on-chip design using Tri-gate technology
Author :
Marshall, Andrew
Author_Institution :
Univ. of Texas in Dallas, Dallas, TX, USA
fYear :
2014
fDate :
2-5 Sept. 2014
Abstract :
At the cutting edge of silicon IC technology we have seen a move from the planar processes used for the last 50 years, to a new three dimensional approach to device design. State of the art production silicon at the 20nm process node uses silicon Tri-gate devices, and it is expected this will continue at the 14-16nm process geometry nodes. It is thus important to understand the specific design issues associated with system on chip circuit design using Tri-gate technology. This tutorial analyzes the design risks and benefits of using bulk tri-gate compared to conventional planar processes.
Keywords :
integrated circuit design; system-on-chip; bulk trigate geometry; silicon IC technology; system-on-chip design; trigate technology; Lead; System-on-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System-on-Chip Conference (SOCC), 2014 27th IEEE International
Conference_Location :
Las Vegas, NV
Type :
conf
DOI :
10.1109/SOCC.2014.6948886
Filename :
6948886
Link To Document :
بازگشت