DocumentCode :
146249
Title :
Hardware architecture of an Internet Protocol Version 6 processor
Author :
Traskov, Boris ; Langenbach, Ulrich ; Hofmann, Klaus ; Gregorius, Peter
Author_Institution :
Integrated Electron. Syst. Lab., Tech. Univ. Darmstadt, Darmstadt, Germany
fYear :
2014
fDate :
2-5 Sept. 2014
Firstpage :
198
Lastpage :
203
Abstract :
This paper presents the architecture of an Internet Protocol Version 6 processor for FPGA-based data processing and acquisition applications. Design choices and limitations are discussed together with a thorough simulation and verification methodology. The processor is demonstrated to frame and parse UDP over IPv6 traffic at 1Gb/s line-speed on a Virtex 5 FPGA, outperforming a reference soft-processor solution for UDP over IPv4. RTL-simulations show that 10Gb/s operation is attainable with the same architecture.
Keywords :
IP networks; field programmable gate arrays; microprocessor chips; FPGA-based data processing; IPv6 traffic; Internet Protocol version 6 processor; RTL-simulations; Virtex 5 FPGA; bit rate 1 Gbit/s; bit rate 10 Gbit/s; frame UDP; hardware architecture; parse UDP; reference soft-processor solution; Buffer storage; Hip; Internet; Microarchitecture; Pipelines; Random access memory; Registers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System-on-Chip Conference (SOCC), 2014 27th IEEE International
Conference_Location :
Las Vegas, NV
Type :
conf
DOI :
10.1109/SOCC.2014.6948926
Filename :
6948926
Link To Document :
بازگشت