• DocumentCode
    1466294
  • Title

    Design Techniques for NBTI-Tolerant Power-Gating Architectures

  • Author

    Calimera, Andrea ; Macii, Enrico ; Poncino, Massimo

  • Author_Institution
    Dipt. di Autom. e Inf., Politec. di Torino, Torino, Italy
  • Volume
    59
  • Issue
    4
  • fYear
    2012
  • fDate
    4/1/2012 12:00:00 AM
  • Firstpage
    249
  • Lastpage
    253
  • Abstract
    While negative bias temperature instability (NBTI) effects on logic gates are of major concern for the reliability of digital circuits, they become even more critical when considering the components for which even minimal parametric variations impact the lifetime of the overall circuit. pMOS header transistors used in power-gated architectures are one relevant example of such components. For these types of devices, an NBTI-induced current capability degradation translates into a larger -drop effect on the virtual- rail, which unconditionally affects the performance and, thus, the reliability of all power-gated cells. In this brief, we address the problem of designing NBTI-tolerant power-gating architectures. We propose a set of efficient NBTI-aware circuit design solutions, including both static and dynamic strategies, that aim at improving the lifetime stability of power-gated circuits by means of oversizing, body biasing, and stress-probability reduction while minimizing the design overheads. Experimental results prove the effectiveness of such techniques when applied to a suite of benchmarks mapped onto a 45-nm industrial CMOS technology library. In particular, we prove that it is possible to achieve more than ten times of lifetime extension with respect to a traditional power-gating approach.
  • Keywords
    CMOS logic circuits; circuit stability; integrated circuit design; integrated circuit reliability; logic gates; power aware computing; probability; IR-drop effect; NBTI-aware circuit design; NBTI-induced current capability degradation; NBTI-tolerant power-gating architecture design; body biasing; circuit oversizing; design overhead minimization; digital circuit reliability; dynamic strategy; industrial CMOS technology library; logic gates; minimal parametric variations; negative bias temperature instability; pMOS header transistors; power-gated circuit lifetime stability; size 45 nm; static strategy; stress-probability reduction; Aging; Degradation; Integrated circuit reliability; Logic gates; Stress; Switching circuits; Transistors; Negative bias temperature instability (NBTI); power gating; reliability; sleep transistor;
  • fLanguage
    English
  • Journal_Title
    Circuits and Systems II: Express Briefs, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1549-7747
  • Type

    jour

  • DOI
    10.1109/TCSII.2012.2188457
  • Filename
    6166500