Title :
Low power with high stability 12T MTCMOS based SRAM cell for write operation
Author :
Upadhyay, Priyanka ; Kar, Rajib ; Mandal, Durbadal ; Ghoshal, Sakti Prasad
Author_Institution :
Dept. of Electron. & Commun. Eng., NIT Durgapur, Durgapur, India
Abstract :
This paper focuses on the power dissipations at different supply voltages, bit line capacitances and stability analysis at different pull-down ratios of a novel low power 12T MTCMOS SRAM cell. Because of MTCMOS technology, the SRAM cell is having low VT (LVT) transistors and there are two high VT (HVT) Sleep transistors as well. Sleep transistors and a LVT Transmission gate (TG) in conjunction are used for reducing the wake up power during transition from sleep mode to active mode and sleep power during transition from sleep mode to active mode for writing operations of the SRAM cell. This reduces the static energy dissipation of the cell. In the proposed structure two additional voltage sources are also used, one connected with the bit line and the other one connected with the bitbar line in order to reduce the swing voltage at the output nodes of the bit and the bitbar lines. The reduction in swing causes the reduction in dynamic power dissipation. Because of very low leakage currents in MTCMOS technology, the stability of data retention is also enhanced. Simulation results of power dissipation and stability of the proposed SRAM cell have been determined and compared with those of some other exiting models of SRAM cell. The proposed cell dissipates less power at different supply voltages, bit line capacitance and better stability at different pull-down ratios than the other SRAM models. Simulation has been done in 45nm CMOS environment. Microwind 3.1 is used for schematic design and layout design purpose.
Keywords :
CMOS memory circuits; SRAM chips; integrated circuit layout; integrated circuit modelling; logic design; low-power electronics; 12T MTCMOS; LVT transistors; LVT transmission gate; Microwind 3.1; SRAM cell; layout design; power dissipations; schematic design; size 45 nm; sleep transistors; stability analysis; static energy dissipation; write operation; Analytical models; Buffer storage; Indexes; Random access memory; Charge Recycling; Charge Sharing; Dynamic power; SRAM; Static Noise Margin; Static Power; Voltage Swing;
Conference_Titel :
Communications and Signal Processing (ICCSP), 2014 International Conference on
Conference_Location :
Melmaruvathur
Print_ISBN :
978-1-4799-3357-0
DOI :
10.1109/ICCSP.2014.6949771